Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Luo, Tseng-Chin | en_US |
dc.contributor.author | Chao, Mango C. -T. | en_US |
dc.contributor.author | Fisher, Philip A. | en_US |
dc.contributor.author | Kuo, Chun-Ren | en_US |
dc.date.accessioned | 2014-12-08T15:29:20Z | - |
dc.date.available | 2014-12-08T15:29:20Z | - |
dc.date.issued | 2012-08-01 | en_US |
dc.identifier.issn | 0894-6507 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TSM.2012.2190431 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21120 | - |
dc.description.abstract | Dummy fill has been demonstrated to be an effective technique to reduce process variation and improve manufacturability for advanced integrated circuit (IC) designs. However, the computation load, often several days for a realistic IC design, is a significant portion of the cycle time for delivering first silicon on new or modified designs. In this paper, we propose a novel design flow and dummy-fill algorithm based on Boolean operations, which greatly improves computational efficiency and pattern density uniformity, and enables dummy generation to be combined with the mask-preparation Boolean operations performed by the mask-fabrication facility. Mask data preparation can be performed in parallel with dummy generation and post-dummy simulation checks at the design house, resulting in improved first-silicon cycle time. Experimental results demonstrate these benefits in the context of an advanced foundry process technology. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Boolean operation | en_US |
dc.subject | dummy fill | en_US |
dc.title | A Novel Design Flow for Dummy Fill Using Boolean Mask Operations | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/TSM.2012.2190431 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING | en_US |
dc.citation.volume | 25 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 468 | en_US |
dc.citation.epage | 479 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000314401300020 | - |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.