完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Hsuan-ku | en_US |
dc.contributor.author | Chang, Tian-Sheuan | en_US |
dc.date.accessioned | 2014-12-08T15:30:06Z | - |
dc.date.available | 2014-12-08T15:30:06Z | - |
dc.date.issued | 2012 | en_US |
dc.identifier.isbn | 978-1-4673-0219-7 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21572 | - |
dc.description.abstract | This paper proposes a high throughput context adaptive variable length coding (CAVLC) hardware design for high bit rate HEVC standard. The proposed design adopts a multi-coefficient encoding architecture with the input-parallel information-cascade method to solve the data dependency while attain high throughput. The final implementation with 90nm CMOS technology can process at least 3.2 coefficients per cycle with 12193 gate count when operate at 270MHz. This processing rate can support real video coding with 4Kx2K@60fps at the high bit rate case. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A High Throughput CAVLC Design For HEVC | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012) | en_US |
dc.citation.spage | 1919 | en_US |
dc.citation.epage | 1922 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000316903702033 | - |
顯示於類別: | 會議論文 |