完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Pan, Po-Cheng | en_US |
dc.contributor.author | Chen, Hung-Ming | en_US |
dc.contributor.author | Cheng, Yi-Kan | en_US |
dc.contributor.author | Liu, Jill | en_US |
dc.contributor.author | Hu, Wei-Yi | en_US |
dc.date.accessioned | 2014-12-08T15:30:08Z | - |
dc.date.available | 2014-12-08T15:30:08Z | - |
dc.date.issued | 2012 | en_US |
dc.identifier.isbn | 978-1-4503-1573-9 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/21596 | - |
dc.description.abstract | In this paper, we present a novel configurable analog routing methodology for more efficient analog layout automation. By the help of OpenAccess constraint group format, the technology process rules and analog layout design intention/constraints are unified through schematic level to layout level. In contrast to self-defined constraint format in prior arts, proposed approach manipulates the analog routing characteristic based on the unified constraints. In different circuit hierarchies defined by circuit designers or extracted by existing placement, the hierarchical structure is formed as specific analog layout constraint groups. This work efficiently facilitates analog routing strategy which honors the specific analog constraints. By practicing on an analog functional block of tsmc 40nm SoC design which guarantees to be legalized and satisfies required analog constraints by DRC/LVS and post-layout simulation respectively, the results in wire matching for signal integrity show that the different routing priority generated by our approach can have significant performance impact. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Configurable Analog Routing Methodology via Technology and Design Constraint Unification | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) | en_US |
dc.citation.spage | 620 | en_US |
dc.citation.epage | 626 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000317001300100 | - |
顯示於類別: | 會議論文 |