完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTai, Ya-Hsiangen_US
dc.contributor.authorChiu, Hao-Linen_US
dc.contributor.authorChou, Lu-Shengen_US
dc.date.accessioned2014-12-08T15:31:59Z-
dc.date.available2014-12-08T15:31:59Z-
dc.date.issued2013-08-01en_US
dc.identifier.issn1551-319Xen_US
dc.identifier.urihttp://dx.doi.org/10.1109/JDT.2013.2257680en_US
dc.identifier.urihttp://hdl.handle.net/11536/22580-
dc.description.abstractIn this work, wafer level TLP testing is applied to amorphous indium-gallium-zinc-oxide (a-IGZO) thin-film transistors (TFTs) to study the factors of their electrostatic discharge (ESD) robustness. Two kinds of TFTs with N2O and O-2 treatments are subject to the ESD test. It is found that the contact resistance of the TFTs, instead of the channel quality, dominates the ESD power for them to be damaged.en_US
dc.language.isoen_USen_US
dc.subjectAmorphous Indium-Gallium-Zinc Oxide thin film transistor (a-IGZO TFT)en_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.titleTest and Analysis of the ESD Robustness for the Diode-Connected a-IGZO Thin Film Transistorsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/JDT.2013.2257680en_US
dc.identifier.journalJOURNAL OF DISPLAY TECHNOLOGYen_US
dc.citation.volume9en_US
dc.citation.issue8en_US
dc.citation.spage613en_US
dc.citation.epage618en_US
dc.contributor.department光電工程學系zh_TW
dc.contributor.department顯示科技研究所zh_TW
dc.contributor.departmentDepartment of Photonicsen_US
dc.contributor.departmentInstitute of Displayen_US
dc.identifier.wosnumberWOS:000323334300003-
dc.citation.woscount1-
顯示於類別:期刊論文


文件中的檔案:

  1. 000323334300003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。