完整後設資料紀錄
DC 欄位語言
dc.contributor.authorDai, Chia-Tsenen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:32:12Z-
dc.date.available2014-12-08T15:32:12Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4673-4848-5en_US
dc.identifier.issn1071-9032en_US
dc.identifier.urihttp://hdl.handle.net/11536/22643-
dc.description.abstractSafe operating area (SOA) is one of the noticeable reliability concerns for power MOSFETs during the normal circuit operating conditions. Besides, electrostatic discharge (ESD) reliability is another important reliability issue for the power IC products. To save the silicon area of power IC with high-voltage (HV) devices, it is preferable for HV MOSFET to be self-protected without any additional ESD protection device, and to behave wide SOA region. In this work, the impact of deep P-Well (DPW) structure to the electrical SOA (eSOA) and ESD robustness of HV MOSFET has been investigated in a 0.25-mu m 60-V BCD process. DPW structure is used to implement the RESURF (reduced surface field) in MOSFET, which make it be able to sustain the high operating voltage. From the experimental results in silicon chip, the ESD robustness and eSOA of HV MOSFET can be improved by the modified DPW structure.en_US
dc.language.isoen_USen_US
dc.titleInvestigation on Safe Operating Area and ESD Robustness in a 60-V BCD Process with Different Deep P-Well Test Structuresen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS)en_US
dc.citation.spage127en_US
dc.citation.epage130en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000324931800023-
顯示於類別:會議論文