完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Kuan-Tingen_US
dc.contributor.authorYang, Kai-Jiunen_US
dc.contributor.authorLin, Pu-Hsuanen_US
dc.contributor.authorTsai, Shang-Hoen_US
dc.date.accessioned2014-12-08T15:34:48Z-
dc.date.available2014-12-08T15:34:48Z-
dc.date.issued2013en_US
dc.identifier.urihttp://hdl.handle.net/11536/23691-
dc.description.abstractThis paper proposes two recovery algorithms modified from subspace pursuit(SP) for compressed sensing problems. These algorithms can reduce the complexity of SP and maintain high recovery rate. Complexity analysis and simulation results are provided to demonstrate the improvements. Additionally this work has implemented the VLSI circuit APR of the proposed algorithm using TSMC 90 nm process. The target clock frequency is 100MHz, and the corresponding APR dimension is 11.69mm(2). Based on the post-layout simulation the average power consumption is 431 mW.en_US
dc.language.isoen_USen_US
dc.titleCompressed Sensing Recovery Algorithms and VLSI Implementationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA)en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000331094400124-
顯示於類別:會議論文