完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tsai, Chang-Hung | en_US |
dc.contributor.author | Wang, Hsiuan-Ting | en_US |
dc.contributor.author | Liu, Chia-Lin | en_US |
dc.contributor.author | Li, Yao | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2014-12-08T15:34:52Z | - |
dc.date.available | 2014-12-08T15:34:52Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 978-1-4799-0277-4978-1-4799-0280-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/23725 | - |
dc.description.abstract | An architecture of H. 265/HEVC video decoder for next generation video applications is presented. By exploiting near-lossless data compression and Sharing Above Line Buffer (SALB) schemes, both memory bandwidth and on-chip storage can be reduced. Moreover, cross-stage scheduling is applied to the 4-stage decoding pipeline to minimize idle computations. Fabricated in 90nm 1P9M CMOS process, the test chip of the proposed H. 265/HEVC video decoder occupies an area of 1.60x1.98mm(2) to achieve 1080p@30fps and 720p@30fps real-time decoding with power consumption of 36.90 and 9.57mW. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A 446.6K-Gates 0.55-1.2V H.265/HEVC Decoder for Next Generation Video Applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC) | en_US |
dc.citation.spage | 305 | en_US |
dc.citation.epage | 308 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000330857500076 | - |
顯示於類別: | 會議論文 |