完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiao, Yu-Yuen_US
dc.contributor.authorChen, Wei-Mingen_US
dc.contributor.authorWu, Chung-Yuen_US
dc.date.accessioned2014-12-08T15:35:47Z-
dc.date.available2014-12-08T15:35:47Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4799-1471-5en_US
dc.identifier.issn2163-4025en_US
dc.identifier.urihttp://hdl.handle.net/11536/24167-
dc.description.abstractIn this paper, a low power integer-N cascaded Phase-locked loop (PLL) is proposed to provide the carrier signal and clock signals for a SOC with MedRadio-band transceiver, ADC, DSP, and 13.56-MHz wireless power supply. In the proposed cascaded PLL, the first PLL provides the sampling clocks while the second PLL provides the carrier clock. Furthermore, the 13.56-MHz signal from the receiving coil of the wireless power transmission system is utilized as the input reference signal. Ring-based voltage controlled oscillator (VCO) is designed to minimize both power consumption and chip area. The proposed cascaded PLL is designed and implemented in 0.18-mu m CMOS technology. The measured phase noise is -79 dBc/Hz at 100 kHz offset under 402.9 MHz. The measured power consumptions are 0.28 mW in the first PLL and 0.46mW in the second PLL with a 1.8V supply voltage. The proposed cascaded PLL has low power dissipation, small chip area, and no off-chip components or crystal oscillator. It is suitable for the integration with implantable medical SOCs.en_US
dc.language.isoen_USen_US
dc.subjectphase-locked loopen_US
dc.subjectimplantableen_US
dc.subjectlow poweren_US
dc.subjectMedRadioen_US
dc.titleA CMOS MedRadio-Band Low-Power Integer-N Cascaded Phase-Locked Loop for Implantable Medical SOCsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS)en_US
dc.citation.spage286en_US
dc.citation.epage289en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000333256900070-
顯示於類別:會議論文