標題: | On multiple-voltage high-level synthesis using algorithmic transformations |
作者: | Dung, LR Yang, HC 電控工程研究所 Institute of Electrical and Control Engineering |
關鍵字: | multiple voltage scheduling;low-power circuit;loop shrinking;retiming;unfolding;high-level synthesis |
公開日期: | 1-十二月-2004 |
摘要: | This paper presents a multiple-voltage high-level synthesis approach for low power DSP applications using algorithmic transformation techniques. Our approach is motivated by maximization of task mobilities in that the increase of mobilities may raise the possibility of assigning tasks to low-voltage components. The mobility means the ability to schedule the starting time of a task. It is defined as the distance between its as-late-as-possible (ALAP) schedule time and its as-soon-as-possible (ASAP) schedule time. To earn task mobilities, we use loop shrinking, retiming and unfolding techniques. The loop shrinking can first reduce the iteration period bound (IPB) and, then, the others are employed for shortening the iteration period (IP) as much as possible. The minimization of IP results in high task mobilities. Finally, we can assign tasks with high mobilities to low-voltage components and, thus, minimize energy under resource and latency constraints. With considering the overhead of level conversion, our approach can achieve significant power reduction. In the case of the third-order IIR filter, the proposed approach can save up to 40.2% of power consumption. |
URI: | http://hdl.handle.net/11536/25559 |
ISSN: | 0916-8508 |
期刊: | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES |
Volume: | E87A |
Issue: | 12 |
起始頁: | 3100 |
結束頁: | 3108 |
顯示於類別: | 期刊論文 |