標題: | SRAM Write-Ability Improvement With Transient Negative Bit-Line Voltage |
作者: | Mukhopadhyay, Saibal Rao, Rahul M. Kim, Jae-Joon Chuang, Ching-Te 交大名義發表 National Chiao Tung University |
公開日期: | 1-一月-2011 |
摘要: | Increasing variations in device parameters significantly degrades the write-ability of SRAM cells in deep sub-100 nm CMOS technology. In this paper, a transient negative bit-line voltage technique is presented to improve write-ability of SRAM cell. Capacitive coupling is used to generate a transient negative voltage at the low-going bit-line during Write operation without using any on-chip or off-chip negative voltage source. Statistical simulations in a 45-nm PD/SOI technology show a 10(3) X reduction in the Write-failure probability with the proposed method. |
URI: | http://dx.doi.org/10.1109/TVLSI.2009.2029114 http://hdl.handle.net/11536/26167 |
ISSN: | 1063-8210 |
DOI: | 10.1109/TVLSI.2009.2029114 |
期刊: | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS |
Volume: | 19 |
Issue: | 1 |
起始頁: | 24 |
結束頁: | 32 |
顯示於類別: | 期刊論文 |