標題: | ESD protection design to overcome internal damage on interface circuits,of a CMOS IC with multiple separated power pins |
作者: | Ker, MD Chang, CY Chang, YS 電機學院 College of Electrical and Computer Engineering |
關鍵字: | electrostatic discharge (ESD);ESD bus;ESD protection circuit;internal damage |
公開日期: | 1-九月-2004 |
摘要: | This paper reports a real case of electrostatic discharge (ESD) improvement on a complementary metal oxide semiconductor integrated circuit IC product with multiple separated power pins. After ESD stresses, the internal damage have been found to locate at, the interface circuit connecting between different circuit blocks with different power supplies. Some ESD designs have been implemented to rescue this IC product to meet the required ESD specification. By adding only an extra ESD clamp N-channel metal oxide semiconductor with a channel width of 10 mum between the interface node and the ground line, the human-body-model (HBM) ESD level of this IC product can be improved from the original 0.5 to 3 kV. By connecting the separated vertical sync signal (VSS) power lines through the ESD conduction circuit to a common VSS ESD bus realized by the seal ring, the HBM ESD level of the enhanced version IC product with 12 separated power supplies pairs can be significantly improved from original 1 kV up to > 5 kV, without noise coupling issue. |
URI: | http://dx.doi.org/10.1109/TCAPT.2004.831762 http://hdl.handle.net/11536/26409 |
ISSN: | 1521-3331 |
DOI: | 10.1109/TCAPT.2004.831762 |
期刊: | IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES |
Volume: | 27 |
Issue: | 3 |
起始頁: | 445 |
結束頁: | 451 |
顯示於類別: | 期刊論文 |