完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYeh, CCen_US
dc.contributor.authorWang, THen_US
dc.contributor.authorTsai, WJen_US
dc.contributor.authorLu, TCen_US
dc.contributor.authorLiao, YYen_US
dc.contributor.authorChen, HYen_US
dc.contributor.authorZous, NKen_US
dc.contributor.authorTing, WCen_US
dc.contributor.authorKu, Jen_US
dc.contributor.authorLu, CYen_US
dc.date.accessioned2014-12-08T15:38:37Z-
dc.date.available2014-12-08T15:38:37Z-
dc.date.issued2004-09-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://dx.doi.org/10.1109/LED.2004.833596en_US
dc.identifier.urihttp://hdl.handle.net/11536/26418-
dc.description.abstractThe cause of over-erasure in a two-bit nitride storage Flash memory cell is investigated. Extra positive charges accumulated above the n(+) unction and channel-shortening enhanced drain-induced barrier lowering effect are found to be responsible for threshold voltage (V-t) lowering in an over-erased cell. A modified erase scheme is proposed to resolve this issue. By applying a source voltage during erase, the erase speed can be well controlled for cells with different channel lengths and a wide range of program-state Vt distribution, which will reduce overerasure significantly.en_US
dc.language.isoen_USen_US
dc.subjectband-to-band hot holeen_US
dc.subjectflash memory cellen_US
dc.subjectnitride trapping storageen_US
dc.subjectovererasureen_US
dc.titleA novel erase scheme to suppress overerasure in a scaled 2-bit nitride storage flash memory cellen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/LED.2004.833596en_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume25en_US
dc.citation.issue9en_US
dc.citation.spage643en_US
dc.citation.epage645en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000223577600018-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000223577600018.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。