完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, GMen_US
dc.contributor.authorShyu, Men_US
dc.contributor.authorChang, YMen_US
dc.date.accessioned2014-12-08T15:39:40Z-
dc.date.available2014-12-08T15:39:40Z-
dc.date.issued2004-02-01en_US
dc.identifier.issn1350-2409en_US
dc.identifier.urihttp://dx.doi.org/10.1049/ip-cds:20040228en_US
dc.identifier.urihttp://hdl.handle.net/11536/27083-
dc.description.abstractThe authors consider the switch-block design problem for three-dimensional FPGAs. A three-dimensional switch block M with W terminals on each face is said to be universal if every set of nets satisfying the dimension constraint (i.e. the number of nets on each face of M is at most K) is simultaneously routable through M. A class of universal switch blocks for three-dimensional FPGAs is presented. Each of the switch blocks has 15 W switches and switch-block flexibility 5 (i.e. F-S=5). It is proved that no switch block with less than 15W switches can be universal. The proposed switch blocks are compared with others of the topology associated with those used in the Xilinx XC4000 FPGAs. Experimental results demonstrate that the proposed universal switch blocks improve routabilty at the chip level. Further, the decomposition property of a universal switch block provides a key insight into its layout implementation with a smaller silicon area.en_US
dc.language.isoen_USen_US
dc.titleUniversal switch blocks for three-dimensional FPGA designen_US
dc.typeArticleen_US
dc.identifier.doi10.1049/ip-cds:20040228en_US
dc.identifier.journalIEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMSen_US
dc.citation.volume151en_US
dc.citation.issue1en_US
dc.citation.spage49en_US
dc.citation.epage57en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000189306100008-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000189306100008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。