完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, Yung-Chou | en_US |
dc.contributor.author | Hsieh, Wen-Hung | en_US |
dc.contributor.author | Hung, Chung-Chih | en_US |
dc.date.accessioned | 2014-12-08T15:41:13Z | - |
dc.date.available | 2014-12-08T15:41:13Z | - |
dc.date.issued | 2009 | en_US |
dc.identifier.isbn | 978-1-4244-2781-9 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/28031 | - |
dc.identifier.uri | http://dx.doi.org/10.1109/VDAT.2009.5158140 | en_US |
dc.description.abstract | A third-order continuous-time delta-sigma comprised of Active-RC integrator and Gm-C integrator is presented. For the consideration of power, linearity and performance, the first integrator uses active-RC OpAmp and the others use Gm-C. To reduce the clock jitter sensitivity, we choose nonreturn-to-zero (NRZ) pulse shaping as our DAC type. For the realization of NTF zero optimization, We use resistors to reduce power Consumption. The delta-sigma modulator is implemented in standard digital 0.18-mu m CMOS process which achieves a 60-dB SNDR or 10-bits ENOB over a 1-MHz signal bandwidth at an OSR of 50. The power consumption of the continuous-time delta-sigma modulator itself is 13.7 mW from the 1.8-V supply. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | continuous-time | en_US |
dc.subject | delta-sigma | en_US |
dc.subject | modulator | en_US |
dc.subject | Gm-C | en_US |
dc.title | A Continuous-Time Delta-Sigma Modulator Using Feedback Resistors | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/VDAT.2009.5158140 | en_US |
dc.identifier.journal | 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM | en_US |
dc.citation.spage | 243 | en_US |
dc.citation.epage | 246 | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
dc.contributor.department | Institute of Communications Engineering | en_US |
dc.identifier.wosnumber | WOS:000271941200061 | - |
顯示於類別: | 會議論文 |