完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Yung-Chouen_US
dc.contributor.authorHsieh, Wen-Hungen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2014-12-08T15:41:13Z-
dc.date.available2014-12-08T15:41:13Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-2781-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/28031-
dc.identifier.urihttp://dx.doi.org/10.1109/VDAT.2009.5158140en_US
dc.description.abstractA third-order continuous-time delta-sigma comprised of Active-RC integrator and Gm-C integrator is presented. For the consideration of power, linearity and performance, the first integrator uses active-RC OpAmp and the others use Gm-C. To reduce the clock jitter sensitivity, we choose nonreturn-to-zero (NRZ) pulse shaping as our DAC type. For the realization of NTF zero optimization, We use resistors to reduce power Consumption. The delta-sigma modulator is implemented in standard digital 0.18-mu m CMOS process which achieves a 60-dB SNDR or 10-bits ENOB over a 1-MHz signal bandwidth at an OSR of 50. The power consumption of the continuous-time delta-sigma modulator itself is 13.7 mW from the 1.8-V supply.en_US
dc.language.isoen_USen_US
dc.subjectcontinuous-timeen_US
dc.subjectdelta-sigmaen_US
dc.subjectmodulatoren_US
dc.subjectGm-Cen_US
dc.titleA Continuous-Time Delta-Sigma Modulator Using Feedback Resistorsen_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/VDAT.2009.5158140en_US
dc.identifier.journal2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAMen_US
dc.citation.spage243en_US
dc.citation.epage246en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000271941200061-
顯示於類別:會議論文


文件中的檔案:

  1. 000271941200061.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。