Full metadata record
DC FieldValueLanguage
dc.contributor.authorHuang, CHen_US
dc.contributor.authorTseng, TYen_US
dc.contributor.authorChien, CHen_US
dc.contributor.authorYang, MJen_US
dc.contributor.authorLeu, CCen_US
dc.contributor.authorChang, TCen_US
dc.contributor.authorLiu, PTen_US
dc.contributor.authorHuang, TYen_US
dc.date.accessioned2014-12-08T15:41:39Z-
dc.date.available2014-12-08T15:41:39Z-
dc.date.issued2002-12-02en_US
dc.identifier.issn0040-6090en_US
dc.identifier.urihttp://dx.doi.org/10.1016/S0040-6090(02)00939-2en_US
dc.identifier.urihttp://hdl.handle.net/11536/28322-
dc.description.abstractThe electrical properties of the metal-ferroelectric-insulator-silicon memories with stacked gate configuration of Pt/ SrBi2Ta2O9 (SBT)/Si3N4/p-Si (1 0 0) were investigated. In an attempt to operate at low voltage with sufficient large memory window, various ultra-thin Si3N4 buffer layers in thickness of 3.5, 2, and 0.9 nm were employed. From the results of C-V measurements, the memory window can be as large as 0.8 V at the bias amplitude of 5 V for the sample with 0.9 nm SixNy buffer layer. Well-crystallized perovskite structures have been further confirmed by the spectra of X-ray diffraction measurements. The leakage current, which plays a very important role in the data retention, of Pt/SBT (245 nm)/Si3N4 (0.9 nm)/p-Si (10 0) can be as low as 2.5 X 10(-8) A/cm(2) at 200 kV/cm. Excellent fatigue-free performance with up to 10(10) read/write cycles and good retention time of > 2 h have been obtained. Optimization and scaling of SBT thin films are believed to be effective in pursuing extremely low voltage operation, high-density and liable 1T nonvolatile ferroelectric random access memories. (C) 2002 Elsevier Science B.V. All rights reserved.en_US
dc.language.isoen_USen_US
dc.subjectSrBi2Ta2O9en_US
dc.subjectmetal-ferroelectric-insulator-semiconductoren_US
dc.subjectSiNen_US
dc.subjectdata retentionen_US
dc.subjectfatigueen_US
dc.subjectmemory windowen_US
dc.titleElectrical properties of metal-ferroelectric-insulator-semiconductor using sol-gel derived SrBi2Ta2O9 film and ultra-thin Si3N4 buffer layeren_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1016/S0040-6090(02)00939-2en_US
dc.identifier.journalTHIN SOLID FILMSen_US
dc.citation.volume420en_US
dc.citation.issueen_US
dc.citation.spage377en_US
dc.citation.epage381en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000179922500064-
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000179922500064.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.