完整後設資料紀錄
DC 欄位語言
dc.contributor.authorMukhopadhyay, Saibalen_US
dc.contributor.authorKim, Keunwooen_US
dc.contributor.authorJenkins, Keith A.en_US
dc.contributor.authorChuang, Ching-Teen_US
dc.contributor.authorRoy, Kaushiken_US
dc.date.accessioned2014-12-08T15:42:37Z-
dc.date.available2014-12-08T15:42:37Z-
dc.date.issued2008-09-01en_US
dc.identifier.issn0018-9200en_US
dc.identifier.urihttp://dx.doi.org/10.1109/JSSC.2008.2001896en_US
dc.identifier.urihttp://hdl.handle.net/11536/28920-
dc.description.abstractThis paper presents an on-chip characterization method for random variation in minimum sized devices in nanometer technologies, using a sense amplifier-based test circuit. Instead of analog current measurements required in conventional techniques, the presented circuit operates using digital voltage measurements. Simulations of the test structure using predictive 70 nm and hardware based 0.13 mu m CMOS technologies show good accuracy (error similar to 5%-10%) in the prediction of random variation even in the presence of systematic variations. A test chip is fabricated in 0.13 mu m bulk CMOS technology and measured to demonstrate the operation of the test structure.en_US
dc.language.isoen_USen_US
dc.subjectcharacterizationen_US
dc.subjectdigital measurementen_US
dc.subjecton-chip test structureen_US
dc.subjectrandom variationen_US
dc.subjectsense amplifieren_US
dc.titleAn on-chip test structure and digital measurement method for statistical characterization of local random variability in a processen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1109/JSSC.2008.2001896en_US
dc.identifier.journalIEEE JOURNAL OF SOLID-STATE CIRCUITSen_US
dc.citation.volume43en_US
dc.citation.issue9en_US
dc.citation.spage1951en_US
dc.citation.epage1963en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000259371100009-
顯示於類別:會議論文


文件中的檔案:

  1. 000259371100009.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。