Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Wu, GM | en_US |
dc.contributor.author | Lin, JM | en_US |
dc.contributor.author | Chang, YW | en_US |
dc.date.accessioned | 2014-12-08T15:43:22Z | - |
dc.date.available | 2014-12-08T15:43:22Z | - |
dc.date.issued | 2001-10-01 | en_US |
dc.identifier.issn | 0278-0070 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/43.952745 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/29360 | - |
dc.description.abstract | Due to the precedence constraints among vertices, the partitioning problem for time-multiplexed field-programmable gate arrays (TMFPGAs) is different from the traditional one. In this paper, we first derive logic formulations for the precedence-constrained partitioning problems and then transform the formulations into integer linear programs (ILPs). The ILPs can handle the precedence constraints and minimize cut sizes simultaneously. To enhance performance, we also propose a clustering method to reduce the problem size. Experimental results based on the Xilinx TMFPGA architecture show that our approach outperforms the list-scheduling (List), the network-flow-based (FBB-m) (Liu and Wong, 1998), and the probability-based (PAT) (Chao, 1999) methods by respective average improvements of 46.6%, 32.3%, and 21.5% in cut sizes. Our approach is practical and scales well to larger problems; the empirical runtime grows close to linearly in the circuit size. More importantly, our approach is very flexible and can readily extend to the partitioning problems with various objectives and constraints, which makes the ILP formulations superior alternatives to the TMFPGA partitioning problems. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | layout | en_US |
dc.subject | partitioning | en_US |
dc.subject | physical design | en_US |
dc.title | Generic ILP-based approaches for time-multiplexed FPGA partitioning | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/43.952745 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 20 | en_US |
dc.citation.issue | 10 | en_US |
dc.citation.spage | 1266 | en_US |
dc.citation.epage | 1274 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000171240900008 | - |
dc.citation.woscount | 15 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.