完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | WANG, HM | en_US |
dc.contributor.author | LEE, CL | en_US |
dc.contributor.author | CHEN, JE | en_US |
dc.date.accessioned | 2014-12-08T15:04:30Z | - |
dc.date.available | 2014-12-08T15:04:30Z | - |
dc.date.issued | 1993-06-01 | en_US |
dc.identifier.issn | 0916-8508 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/2984 | - |
dc.description.abstract | This paper presents a general form and a set of basic gates to implement (K+1)-valued PLA structure logic circuits. A complete fault analysis on the proposed circuit has been done and it is shown that all fanout stem faults can be collapsed to branch faults. A procedure for fault collapsing is derived. For any function implemented in the (K+1)-valued circuit, the number of remaining faults is smaller than that of the 2-valued circuit after the collapsing, where the value of K is dependent on the number of outputs and the assignment of the OR plane of the 2-valued logic circuit. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | FAULT ANALYSIS, (K+1)-VALUED LOGIC CIRCUITS | en_US |
dc.subject | PLA | en_US |
dc.subject | 2-LEVEL | en_US |
dc.subject | CIRCUIT | en_US |
dc.title | FAULT ANALYSIS ON (K+1)-VALUED PLA STRUCTURE LOGIC-CIRCUITS | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES | en_US |
dc.citation.volume | E76A | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.spage | 1001 | en_US |
dc.citation.epage | 1010 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.contributor.department | Department of Electrophysics | en_US |
dc.identifier.wosnumber | WOS:A1993LK30000022 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |