Title: More Strain and Less Stress- The Guideline for Developing High-End Strained CMOS Technologies with Acceptable Reliability
Authors: Chung, Steve S.
Hsieh, E. R.
Huang, D. C.
Lai, C. S.
Tsai, C. H.
Liu, P. W.
Lin, Y. H.
Tsai, C. T.
Ma, G. H.
Chien, S. C.
Sun, S. W.
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2008
Abstract: In this paper, the design guideline with emphasis on CMOS device reliability has been addressed. Advanced 65nm CMOS devices with various strain engineering were evaluated. For nMOSFETs, charge pumping (CP) measurement is efficient for their reliability characterizations. Although biaxial strained SiGe-channel device provides good driving current enhancement, it suffers from the Ge out-diffusion such that exhibits worse reliability. The SSOI device exhibits good hot-carrier immunity, but its interface quality needs special care during the process. In addition, SiC on S/D device is an alternative for high current enhancement, but its off-state junction leakage is serious. Then, CESL device becomes the most promising technology with high performance and the best reliability, especially with process simplicity. For pMOSFETs, both uniaxial and biaxial strained devices have been studied. For the first time, an accurate representation of interface trap (Nit) profiling, suitable for HC and NBTI analyses, has been developed by an improved DCIV method. The uniaxial-strained device shows much better reliability, in particular a special class of SiGe S/D device with EDB design seems to be promising. These results provide a valuable guideline for the aggressive design of strained CMOS technologies.
URI: http://hdl.handle.net/11536/30854
ISBN: 978-1-4244-2377-4
Journal: IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST
Begin Page: 435
End Page: 438
Appears in Collections:Conferences Paper