完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, JHen_US
dc.contributor.authorJou, JYen_US
dc.contributor.authorJiang, IHRen_US
dc.date.accessioned2014-12-08T15:46:03Z-
dc.date.available2014-12-08T15:46:03Z-
dc.date.issued1999-11-01en_US
dc.identifier.issn0916-8508en_US
dc.identifier.urihttp://hdl.handle.net/11536/30973-
dc.description.abstractWith the proliferation of the transistor count in VLSI design, more and more design groups try to figure out an efficient way to combine their designs. The Internet features distributed computing and resource sharing. Consequently, a hierarchical design can adequately be solved in the Internet environment. In this paper, we demonstrate the facilitation of the Internet environment by solving the area minimization floorplan problem. We propose the RMG algorithm taking advantage of the Internet. Based on the model of transfer latencies, the RMG algorithm reduces the computing time by shortening the critical path in the floorplan tree. Our experimental results show that the Internet is suitable for Electronic Design Automation (EDA).en_US
dc.language.isoen_USen_US
dc.subjectinterneten_US
dc.subjectfloorplanningen_US
dc.titleInternet-based hierarchical floorplan designen_US
dc.typeArticleen_US
dc.identifier.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.citation.volumeE82Aen_US
dc.citation.issue11en_US
dc.citation.spage2414en_US
dc.citation.epage2423en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000083916200013-
dc.citation.woscount0-
顯示於類別:期刊論文