完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, TSen_US
dc.contributor.authorChen, Cen_US
dc.contributor.authorJen, CWen_US
dc.date.accessioned2014-12-08T15:46:21Z-
dc.date.available2014-12-08T15:46:21Z-
dc.date.issued1999-08-01en_US
dc.identifier.issn1350-2409en_US
dc.identifier.urihttp://dx.doi.org/10.1049/ip-cds:19990537en_US
dc.identifier.urihttp://hdl.handle.net/11536/31181-
dc.description.abstractDistributed arithmetic (DA) has been widely used to implement inner product computations with a fixed input. Conventional ROM-based DA suffers from large ROM requirements. A new DA algorithm is proposed that expands the fixed input instead of the variable input into bit level as in ROM-based DA. Thus the new DA algorithm can take advantage of shared partial sum-of-products and sparse nonzero bits in the fixed input to reduce the number of computations. Unlike ROM-based DA that stores the precomputed results the new DA algorithm uses a predefined structure to compute results. When applied to a 1-D eight-point DCT system the new DA algorithm only needs 30% of hardware area and has faster speed as compared with ROM-based DA. To illustrate the efficiency of the proposed algorithm a 2-D IDCT chip was implemented using 0.8 mu m SPDM CMOS technology. The chip with size 4575 x 5525 mu m can deliver a processing rate of 50 Mpixels per second.en_US
dc.language.isoen_USen_US
dc.titleNew distributed arithmetic algorithm and its application to IDCTen_US
dc.typeArticleen_US
dc.identifier.doi10.1049/ip-cds:19990537en_US
dc.identifier.journalIEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMSen_US
dc.citation.volume146en_US
dc.citation.issue4en_US
dc.citation.spage159en_US
dc.citation.epage163en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000082803100002-
dc.citation.woscount5-
顯示於類別:期刊論文


文件中的檔案:

  1. 000082803100002.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。