完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tsai, Tsung-Hsien | en_US |
dc.contributor.author | Chang, Nelson Yen-Chung | en_US |
dc.contributor.author | Chang, Tian-Sheuan | en_US |
dc.date.accessioned | 2014-12-08T15:46:25Z | - |
dc.date.available | 2014-12-08T15:46:25Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-1-4244-2078-0 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/31242 | - |
dc.description.abstract | External memory bandwidth and internal memory size have been major bottlenecks in designing VLSI architecture for real-time stereo matching hardware because of large amount of pixel data and disparity range. To address these bottlenecks, this work explores the impact of data reuse on disparity-order and pixel-order along with the partial column reuse (PCR) and vertically expanded row reuse (VERR) techniques we proposed. The analysis suggest that a disparity-order reuse with both PCR and VERR techniques is suitable for low memory cost and low external bandwidth design, whereas the pixel-order reuse with both techniques is more suitable for low computation resource requirement. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Data reuse analysis of local stereo matching | en_US |
dc.type | Article | en_US |
dc.identifier.journal | PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10 | en_US |
dc.citation.spage | 812 | en_US |
dc.citation.epage | 815 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000258532100207 | - |
顯示於類別: | 會議論文 |