完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTsai, Tsung-Hsienen_US
dc.contributor.authorChang, Nelson Yen-Chungen_US
dc.contributor.authorChang, Tian-Sheuanen_US
dc.date.accessioned2014-12-08T15:46:25Z-
dc.date.available2014-12-08T15:46:25Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2078-0en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/31242-
dc.description.abstractExternal memory bandwidth and internal memory size have been major bottlenecks in designing VLSI architecture for real-time stereo matching hardware because of large amount of pixel data and disparity range. To address these bottlenecks, this work explores the impact of data reuse on disparity-order and pixel-order along with the partial column reuse (PCR) and vertically expanded row reuse (VERR) techniques we proposed. The analysis suggest that a disparity-order reuse with both PCR and VERR techniques is suitable for low memory cost and low external bandwidth design, whereas the pixel-order reuse with both techniques is more suitable for low computation resource requirement.en_US
dc.language.isoen_USen_US
dc.titleData reuse analysis of local stereo matchingen_US
dc.typeArticleen_US
dc.identifier.journalPROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10en_US
dc.citation.spage812en_US
dc.citation.epage815en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000258532100207-
顯示於類別:會議論文