完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHong, Hao-Chiaoen_US
dc.contributor.authorLiang, Sheng-Chuanen_US
dc.contributor.authorSong, Hong-Chinen_US
dc.date.accessioned2014-12-08T15:04:40Z-
dc.date.available2014-12-08T15:04:40Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2276-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/3152-
dc.description.abstractThis paper demonstrates a cost effective built-in-self-test (BIST) E-A modulator prototype. The BIST prototype is composed of a design-for-digital-testability second-order E-A modulator chip and a FPGA which implements the digital BIST functions. The BIST system is based on the modified control sine wave fitting (MCSWF) procedure. Different from the con- ventional analysis method using Fast Fourier Transform (FFT), this implementation requires neither any parallel multiplier nor complex CPU/DSP and bulky memory. Measurement results show that the BIST prototype gives a signal-to-noise-and-distortion ratio (SNDR) result of 74.3 dB which is within 0.3 dB comparing with the FFT counterpart. The proposed BIST implementation achieves the advantages of compact hardware, high accuracy, and the flexibility of adjusting the stimuli which are important features for BIST applications.en_US
dc.language.isoen_USen_US
dc.titleA cost effective BIST second-order Sigma-A-modulatoren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGSen_US
dc.citation.spage314en_US
dc.citation.epage319en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000256936300066-
顯示於類別:會議論文