標題: | On circuit clustering for area/delay tradeoff under capacity and pin constraints |
作者: | Huang, JD Jou, JY Shen, WZ Chuang, HH 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | clustering;critical path;delay;partitioning;performance;performance tradeoffs |
公開日期: | 1-十二月-1998 |
摘要: | In this paper, we propose an iterative area/delay tradeoff algorithm to solve the circuit clustering problem under the capacity constraint. It first finds an initial delay-considered area-optimized clustering solution by a delay-oriented depth-first-search procedure. Then, an iterative procedure consisting of several reclustering techniques is applied to gradually trade the area for the performance. We then show that this algorithm can be easily extended to solve the clustering problem subject to both capacity and pin constraints. Experimental results show that our algorithm can provide a complete set of clustering solutions from the area-optimized one to the delay-optimized one for a given circuit. Furthermore, comparing to the existing delay-optimized algorithms, ours achieves almost the same performance but with much less area overhead. Therefore, this algorithm is very useful on solving the timing-driven circuit clustering problem. |
URI: | http://dx.doi.org/10.1109/92.736137 http://hdl.handle.net/11536/31741 |
ISSN: | 1063-8210 |
DOI: | 10.1109/92.736137 |
期刊: | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS |
Volume: | 6 |
Issue: | 4 |
起始頁: | 634 |
結束頁: | 642 |
顯示於類別: | 期刊論文 |