完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, YSen_US
dc.contributor.authorShung, CBen_US
dc.contributor.authorChen, JCen_US
dc.date.accessioned2014-12-08T15:49:02Z-
dc.date.available2014-12-08T15:49:02Z-
dc.date.issued1998-06-01en_US
dc.identifier.issn1350-2425en_US
dc.identifier.urihttp://hdl.handle.net/11536/32589-
dc.description.abstractThe knockout switch architecture has been found attractive for large-scale switch implementations because of its satisfactory cell loss performance, with constant output buffer speed-up independent of switch dimension. The per port hardware complexity of a knockout concentrator, however, does grow linearly with the switch dimension. In the paper, several approaches are investigated to reduce the complexity of the knockout while retaining the cell loss performance. A bufferless hierarchical concentrator architecture with reduced hardware complexity is derived. The concentrator complexity can be further reduced by introducing buffers in the concentrator, and the trade-off is analysed. Furthermore, output grouping may be applied in the buffered hierarchical concentrator to reduce the per port complexity. Two large-scale switch design examples are derived using the proposed design approaches, producing a complexity reduction ranging from 1.2% to 89.7%.en_US
dc.language.isoen_USen_US
dc.subjectconcentratorsen_US
dc.subjectswitchingen_US
dc.titleDesign of knockout concentratorsen_US
dc.typeArticleen_US
dc.identifier.journalIEE PROCEEDINGS-COMMUNICATIONSen_US
dc.citation.volume145en_US
dc.citation.issue3en_US
dc.citation.spage145en_US
dc.citation.epage151en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000074680800005-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000074680800005.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。