完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsu, Jenchien | en_US |
dc.contributor.author | Chou, Maohsuan | en_US |
dc.contributor.author | Su, Chauchin | en_US |
dc.date.accessioned | 2014-12-08T15:04:52Z | - |
dc.date.available | 2014-12-08T15:04:52Z | - |
dc.date.issued | 2008 | en_US |
dc.identifier.isbn | 978-1-4244-1616-5 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/3386 | - |
dc.description.abstract | In this paper, a built-in-self-test methodology for measuring frequency deviation and jitter of spread-spectrum clock generators is presented. It utilizes a phase detector to detect the clock phase of spread spectrum clock (SSC) and then measure the jitter by filtering out the low frequency component of the clock phase. Frequency of spread-spectrum clock can also be obtained by filtering out the high frequency component of the signal. The methodology is analyzed and verified with chip implementation and measurement. As an all digital design, the hardware overhead is very low. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | spread-spectrum clock | en_US |
dc.subject | spread-spectrum clock built-in self test | en_US |
dc.subject | jitter measurement | en_US |
dc.title | Built-in jitter measurement methodology for spread-spectrum clock generators | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM | en_US |
dc.citation.spage | 67 | en_US |
dc.citation.epage | 72 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000256565800016 | - |
顯示於類別: | 會議論文 |