完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Jenchienen_US
dc.contributor.authorChou, Maohsuanen_US
dc.contributor.authorSu, Chauchinen_US
dc.date.accessioned2014-12-08T15:04:52Z-
dc.date.available2014-12-08T15:04:52Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-1616-5en_US
dc.identifier.urihttp://hdl.handle.net/11536/3386-
dc.description.abstractIn this paper, a built-in-self-test methodology for measuring frequency deviation and jitter of spread-spectrum clock generators is presented. It utilizes a phase detector to detect the clock phase of spread spectrum clock (SSC) and then measure the jitter by filtering out the low frequency component of the clock phase. Frequency of spread-spectrum clock can also be obtained by filtering out the high frequency component of the signal. The methodology is analyzed and verified with chip implementation and measurement. As an all digital design, the hardware overhead is very low.en_US
dc.language.isoen_USen_US
dc.subjectspread-spectrum clocken_US
dc.subjectspread-spectrum clock built-in self testen_US
dc.subjectjitter measurementen_US
dc.titleBuilt-in jitter measurement methodology for spread-spectrum clock generatorsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAMen_US
dc.citation.spage67en_US
dc.citation.epage72en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000256565800016-
顯示於類別:會議論文