完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCHOU, HCen_US
dc.contributor.authorCHUNG, CPen_US
dc.date.accessioned2014-12-08T15:04:57Z-
dc.date.available2014-12-08T15:04:57Z-
dc.date.issued1992-04-01en_US
dc.identifier.issn0167-8191en_US
dc.identifier.urihttp://hdl.handle.net/11536/3479-
dc.description.abstractIn this paper we study the problem of scheduling a set of partially ordered instructions with a maximal pipeline delay of one cycle on m processors (or functional units). The ultimate criterion is to minimize the execution of time of the set of instructions. This problem is NP-hard, hence we analyze the worst case of a greedy schedule. since the optimal schedule of this problem is also greedy. Let w(g) and w(o) be the completion times of an arbitrary greedy schedule and the optimal schedule respectively. We find that the bound is w(g)/w(o) less-than-or-equal-to (2-1/2m).en_US
dc.language.isoen_USen_US
dc.subjectINSTRUCTION SCHEDULINGen_US
dc.subjectALGORITHM ANALYSISen_US
dc.subjectNP-COMPLETENESSen_US
dc.titleA BOUND ANALYSIS OF SCHEDULING INSTRUCTIONS ON PIPELINED PROCESSORS WITH A MAXIMAL DELAY OF ONE CYCLEen_US
dc.typeArticleen_US
dc.identifier.journalPARALLEL COMPUTINGen_US
dc.citation.volume18en_US
dc.citation.issue4en_US
dc.citation.spage393en_US
dc.citation.epage399en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department資訊科學與工程研究所zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentInstitute of Computer Science and Engineeringen_US
dc.identifier.wosnumberWOS:A1992HV42900003-
dc.citation.woscount0-
顯示於類別:期刊論文