完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCHENG, HCen_US
dc.contributor.authorCHEN, WSen_US
dc.date.accessioned2014-12-08T15:05:17Z-
dc.date.available2014-12-08T15:05:17Z-
dc.date.issued1991-04-01en_US
dc.identifier.issn0168-583Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/3823-
dc.description.abstractPhosphorus implantation into polycrystalline silicon (poly-Si) has been used to dope the gate electrodes in poly-Si and polycide structures. Effects of phosphorus implantation conditions and post-implantation annealing on the time zero dielectric breakdown (TZDB) characteristics of gate oxides of thickness 10, 20 and 30 nm were investigated. Higher implantation energy and higher post-implantation annealing temperature result in worse TZDB properties of the gate oxides. Especially, the TZDB characteristics of 10-nm-thick oxides after annealing show a much more significant dependence on the phosphorus implantation energy and post-implantation annealing temperature than those of thicker oxides. Therefore, phosphorus diffusion into the SiO2/Si interface is the main cause of deterioration of the gate dielectrics. The thicker oxide has a higher endurance to the phosphorus diffusion and consequently achieves a better dielectric property for the higher energy implantation and higher temperature annealing conditions.en_US
dc.language.isoen_USen_US
dc.titleEFFECTS OF P+-IMPLANTED POLY-SI ELECTRODES ON THE GATE DIELECTRIC CHARACTERISTICS OF THIN OXIDESen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.journalNUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION B-BEAM INTERACTIONS WITH MATERIALS AND ATOMSen_US
dc.citation.volume55en_US
dc.citation.issue1-4en_US
dc.citation.spage216en_US
dc.citation.epage219en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1991FN79500043-
顯示於類別:會議論文