完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCHOU, HCen_US
dc.contributor.authorCHUNG, CPen_US
dc.contributor.authorCHENG, SCen_US
dc.date.accessioned2014-12-08T15:05:24Z-
dc.date.available2014-12-08T15:05:24Z-
dc.date.issued1991en_US
dc.identifier.issn0045-7906en_US
dc.identifier.urihttp://hdl.handle.net/11536/3939-
dc.description.abstractAs semiconductor technology advances, more devices can be accommodated in a single VLSI chip. The feasibility of putting multifunctional units in a chip is then worth studying. Such an approach, however, will face software and hardware difficulties (and also tradeoffs). CRISC is a 32-bit single-chip VLSI processor architecture achieving high performance by means of RISC and multiple functional unit approaches. Dual-ALUs are used to execute instructions concurrently for fine-grained parallelism. Up to three instructions can be executed simultaneously by CRISC. Here, CRISC architecture design considerations and instruction cache scheme are investigated. Final microarchitecture and its incorporated software technique to produce object code for fine-grained parallel execution are described; its upper bound performance is estimated by an architectural model. A preliminary evaluation of the CRISC is also conducted, showing most satisfying results.en_US
dc.language.isoen_USen_US
dc.titleDUAL-ALU CRISC ARCHITECTURE AND ITS COMPILING TECHNIQUEen_US
dc.typeArticleen_US
dc.identifier.journalCOMPUTERS & ELECTRICAL ENGINEERINGen_US
dc.citation.volume17en_US
dc.citation.issue4en_US
dc.citation.spage297en_US
dc.citation.epage312en_US
dc.contributor.department資訊科學與工程研究所zh_TW
dc.contributor.departmentInstitute of Computer Science and Engineeringen_US
dc.identifier.wosnumberWOS:A1991GU72500006-
dc.citation.woscount0-
顯示於類別:期刊論文