完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | CHOU, HC | en_US |
dc.contributor.author | CHUNG, CP | en_US |
dc.contributor.author | CHENG, SC | en_US |
dc.date.accessioned | 2014-12-08T15:05:24Z | - |
dc.date.available | 2014-12-08T15:05:24Z | - |
dc.date.issued | 1991 | en_US |
dc.identifier.issn | 0045-7906 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/3939 | - |
dc.description.abstract | As semiconductor technology advances, more devices can be accommodated in a single VLSI chip. The feasibility of putting multifunctional units in a chip is then worth studying. Such an approach, however, will face software and hardware difficulties (and also tradeoffs). CRISC is a 32-bit single-chip VLSI processor architecture achieving high performance by means of RISC and multiple functional unit approaches. Dual-ALUs are used to execute instructions concurrently for fine-grained parallelism. Up to three instructions can be executed simultaneously by CRISC. Here, CRISC architecture design considerations and instruction cache scheme are investigated. Final microarchitecture and its incorporated software technique to produce object code for fine-grained parallel execution are described; its upper bound performance is estimated by an architectural model. A preliminary evaluation of the CRISC is also conducted, showing most satisfying results. | en_US |
dc.language.iso | en_US | en_US |
dc.title | DUAL-ALU CRISC ARCHITECTURE AND ITS COMPILING TECHNIQUE | en_US |
dc.type | Article | en_US |
dc.identifier.journal | COMPUTERS & ELECTRICAL ENGINEERING | en_US |
dc.citation.volume | 17 | en_US |
dc.citation.issue | 4 | en_US |
dc.citation.spage | 297 | en_US |
dc.citation.epage | 312 | en_US |
dc.contributor.department | 資訊科學與工程研究所 | zh_TW |
dc.contributor.department | Institute of Computer Science and Engineering | en_US |
dc.identifier.wosnumber | WOS:A1991GU72500006 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |