Title: | Layout dependence on threshold voltage instability of hydrogenated amorphous silicon thin film transistors |
Authors: | Tseng, Huai-Yuan Chiang, Ko-Yu Lu, Hau-Yan Kung, Chen-Pang Chang, Ting-Chang 光電工程學系 Department of Photonics |
Keywords: | amorphous silicon thin film transistors;threshold voltage shift;layout;circular |
Issue Date: | 1-Mar-2007 |
Abstract: | In this paper, we discuss the threshold voltage instability of two distinct layouts of hydrogenated amorphous silicon thin film transistors (a-Si:H TFTs). By simultaneously applying gate and drain bias stress, we show that the average threshold voltage shift of circular a-Si:H TFTs is 54% less than that of conventional inverted staggered a-Si:H TFTs. This result is primarily due to that the circular layout reduces the channel electron concentration. ISE-DESSIS (Integrated System Engineering DEvice Simulation for Smart Integrated Systems) was used to simulate the parallel electric field and obtain the total channel electron concentration. The simulation results closely correspond to the explanation in this study. These results indicate a significant impact of improving threshold voltage stability by a layout method. |
URI: | http://dx.doi.org/10.1143/JJAP.46.1318 http://hdl.handle.net/11536/5090 |
ISSN: | 0021-4922 |
DOI: | 10.1143/JJAP.46.1318 |
Journal: | JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS |
Volume: | 46 |
Issue: | 3B |
Begin Page: | 1318 |
End Page: | 1321 |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.