標題: | Optimization on Layout Style of ESD Protection Diode for Radio-Frequency Front-End and High-Speed I/O Interface Circuits |
作者: | Yeh, Chih-Ting Ker, Ming-Dou Liang, Yung-Chih 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Diode;electrostatic discharge (ESD);layout;radio-frequency (RF) |
公開日期: | 1-六月-2010 |
摘要: | The diode operated in forward-biased condition has been widely used as an effective on-chip electrostatic discharge (ESD) protection device at radio-frequency (RF) front-end and high-speed input/output (I/O) pads due to the small parasitic loading effect and high ESD robustness in CMOS integrated circuits (ICs). This work presents new ESD protection diodes drawn in the octagon, waffle-hollow, and octagon-hollow layout styles to improve the efficiency of ESD current distribution and to reduce the parasitic capacitance. The measured results confirmed that they can achieve smaller parasitic capacitance under the same ESD robustness level as compared to the stripe and waffle diodes, especially for the diodes drawn in the hollow layout style. Therefore, the signal degradation of RF and high-speed transmission can be reduced because of smaller parasitic capacitance from the new proposed diodes. |
URI: | http://dx.doi.org/10.1109/TDMR.2010.2043433 http://hdl.handle.net/11536/5372 |
ISSN: | 1530-4388 |
DOI: | 10.1109/TDMR.2010.2043433 |
期刊: | IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY |
Volume: | 10 |
Issue: | 2 |
起始頁: | 238 |
結束頁: | 246 |
顯示於類別: | 期刊論文 |