完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Sheng, Duo | en_US |
dc.contributor.author | Chung, Ching-Che | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.date.accessioned | 2014-12-08T15:06:54Z | - |
dc.date.available | 2014-12-08T15:06:54Z | - |
dc.date.issued | 2010-05-10 | en_US |
dc.identifier.issn | 1349-2543 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1587/elex.7.634 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/5411 | - |
dc.description.abstract | A fast-lock and portable all-digital delay-locked loop (ADDLL) with 90 degrees phase shift and tunable digitally-controlled phase shifter (DCPS) for DDR controller applications are presented. The ADDLL can achieve small phase-shift error in 1.3 degrees at 400 MHz and locking time of less than 13 clock cycles, making it very suitable for low-power DDR controller with power-down mode. The proposed DCPS provides the suitable phase shift of control signals for DDR interface where precise control is the key to reliable high-performance operation. Besides, the cell-based implementation makes it easy to target a variety of technologies as a soft silicon intellectual property (IP). | en_US |
dc.language.iso | en_US | en_US |
dc.subject | ADDLL | en_US |
dc.subject | DCPS | en_US |
dc.subject | portable | en_US |
dc.subject | fast lock | en_US |
dc.subject | DDR controller | en_US |
dc.title | Fast-lock all-digital DLL and digitally-controlled phase shifter for DDR controller applications | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1587/elex.7.634 | en_US |
dc.identifier.journal | IEICE ELECTRONICS EXPRESS | en_US |
dc.citation.volume | 7 | en_US |
dc.citation.issue | 9 | en_US |
dc.citation.spage | 634 | en_US |
dc.citation.epage | 639 | en_US |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000278375700012 | - |
dc.citation.woscount | 2 | - |
顯示於類別: | 期刊論文 |