完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 魏 | en_US |
dc.contributor.author | Wei, | en_US |
dc.contributor.author | 魏哲和 | en_US |
dc.contributor.author | Wei, Zhe-Huo | en_US |
dc.date.accessioned | 2014-12-12T02:08:49Z | - |
dc.date.available | 2014-12-12T02:08:49Z | - |
dc.date.issued | 1990 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT794430001 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/55599 | - |
dc.description.abstract | Many methods and algorithms have been developed for decoding the cyclic codes. In the thesis, we discuss some existing high speed decoding algorithms of cyclic codes. However, the implementations of these methods are complex by present technology. A new step-by-step decoding method of cyclic codes is therefore presented,which corrects the errors directly in terms of the weight variance of the error pattern. This new method uses "decision vectors" and "decision vector sets" to simply represent the relations among the syndrome values of error pattern. It reduces the hardware complexity and thus, makes the decoder easier to be implemented in a single monolithic chip. In addition to the reduction of hardware complexity, a decoder implemented by the new method can also work at a data rate as high as other high speed decoding methods. Based on the new decoding method, a high speed decoding algorithms of t-error-correcting binary Bose-Chaudhuri-Hocquenghem (BCH) codes is presented. A corresponding structure of line-speed decoder is also proposed. This decoder requires only n clock cycles for decoding one received word, where is the block length of the code. Besides, a hgih speed decoding algorithm of Reed-Solomon (RS) codes is presented. Based on this algorithm, two types of decoder, the sequential decoder and the vector decoder can work at line-speed rate. The presented decoders are constructed by four basic modules: the syndrome calculation module, the comparison module, the decision module and the shift-control module. The syndrome calculation module is used to calculate syndrome values of received word. The comparision module is used to determine the decision vectors from syndrome values. In terms of the difference between decision vectors, the decision module can decide whether an error occurs. The shift-control module is used to speed up decoding speed in the sequential decoder (used in nonbinary cyclic codes). These modules may be realized by suing only linear feedback shift-registers (LFSRs), ROMs and logic gates. Comparing decoders implemented by the new step-by-step method with those decoders implemented by the standard algebraic method and the transform method, the new step-by-step decoders have the following advantages : (1) simple structure of decoder (2) low circuit complexity of the modules (3) only a few simple control clock signals are required (4) the decoding speed is independent of the code length and thus a high speed decoding can be achieved. Since the new step-by-step decoding method makes use of the cyclic properties of the cyclic codes, this method can be applied for other methods, such as standard algebraic and Kasami's error-trapping methods. | zh_TW |
dc.language.iso | en_US | en_US |
dc.subject | 電子工程 | zh_TW |
dc.subject | STEP-BY-STEP | en_US |
dc.subject | DECISION-VECTOR | en_US |
dc.subject | DEAISION-VECTOR-SET | en_US |
dc.subject | T-ERROR-CORRECTING | en_US |
dc.subject | SHIFT-REGISTER | en_US |
dc.subject | KASAMI'S-ERROR-TRAPPING-METHOD | en_US |
dc.subject | ELECTRONIC-ENGINEERING | en_US |
dc.title | HIGH-SPEED DECODING ALGORITHMS OF CYCLIC CODES AND THEIR INTEGRATED-CIRCUIT DESIGNS | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |