Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Tai, Ya-Hsiang | en_US |
dc.contributor.author | Huang, Shih-Che | en_US |
dc.contributor.author | Chen, Po-Ting | en_US |
dc.date.accessioned | 2014-12-08T15:07:21Z | - |
dc.date.available | 2014-12-08T15:07:21Z | - |
dc.date.issued | 2010-03-01 | en_US |
dc.identifier.issn | 1530-4388 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TDMR.2009.2033466 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/5796 | - |
dc.description.abstract | The phenomenon of channel shortening for p-type poly-Si thin-film transistors (TFTs) after stress is studied in this paper. Increased mobility, shifted threshold voltage V(TH), and reduced leakage current for the stressed device are observed. In addition, the capacitance-voltage (C-V) behavior for the stressed device exhibits the anomalous increase for the measuring gate voltage in the OFF region. A model illustrating how the trap electron mechanism would occur is provided. Furthermore, the degradation behavior of the p-type poly-Si TFT under gate ac stress in the OFF region is also studied. Similar degradation behaviors are observed for the gate-ac-stressed TFT for both of their I-V and C-V characteristics. A distributed device circuit model is proposed, and based on this model, it is proposed that the main voltage drop during gate ac stress in the OFF region could occur at the source and drain junction, which may, in turn, degrade the device. A gated p-i-n device under the same process condition is then adopted and dc stressed to verify the proposed mechanism. The similarity between the capacitance curves for the ac-stressed TFT and the dc-stressed gated p-i-n device proves the validity of the proposed mechanism. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | AC stress | en_US |
dc.subject | capacitance-voltage (C-V) | en_US |
dc.subject | channel shortening | en_US |
dc.subject | hot-carrier stress | en_US |
dc.subject | poly-Si thin-film transistor (TFT) | en_US |
dc.subject | reliability | en_US |
dc.title | Characterization of the Channel-Shortening Effect on P-Type Poly-Si TFTs | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TDMR.2009.2033466 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY | en_US |
dc.citation.volume | 10 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 62 | en_US |
dc.citation.epage | 70 | en_US |
dc.contributor.department | 光電工程學系 | zh_TW |
dc.contributor.department | 顯示科技研究所 | zh_TW |
dc.contributor.department | Department of Photonics | en_US |
dc.contributor.department | Institute of Display | en_US |
dc.identifier.wosnumber | WOS:000275300600009 | - |
dc.citation.woscount | 3 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.