Full metadata record
DC FieldValueLanguage
dc.contributor.author謝宗宏en_US
dc.contributor.authorTzong-Honge Shiehen_US
dc.contributor.author李崇仁en_US
dc.contributor.authorChung-Len Leeen_US
dc.date.accessioned2014-12-12T02:12:12Z-
dc.date.available2014-12-12T02:12:12Z-
dc.date.issued1993en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT820430075en_US
dc.identifier.urihttp://hdl.handle.net/11536/58077-
dc.description.abstract在本篇論文中,我們提出一個對序向邏輯電路做障礙模擬的硬體加速器。 此加速器採用了一個新近提出的障礙模擬演算法以達到測試圖樣平行處理 的能力。另一方面,障礙平行處理的能力則是由多個處理器的技巧來達成 。我們亦提出一個加權拓樸順序電路分割法來解決電路分割的問題。我們 已用C語言以行為描述的方式完成了此加速器的原型機。實驗結果顯示, 如果處理器的設計能有每秒一千萬個閘級求值的運算能力,則本加速器將 比現存的其它系統快速。最後,我們提供一個加速預測公式,可用來瞭解 加速與處理器個數之間的關係。 In this thesis, we represents a parallel-pattern parallel- fault hardware accelerator for the zero delay fault simulation for the gate level synchronous sequential circuit. A novel parallel sequence fault simulation algorithm is used to achieve parallel-pattern fault simulation, and multiple processing elements are used to achieve the parallel-fault fault simulation. A weighted topological order circuit partition methodology is proposed to add freedom with the number of processing elements. The proposed architecture is implemented in a C program in the behavior level. Simulation results show that if the evalation throughput of the processing element can be equal to or larger than 10 millions evaluation per second, the proposed architecture would outperform the existing systems. Also, a speedup prediction formula is given.zh_TW
dc.language.isoen_USen_US
dc.subject硬體加速器;障礙模擬;障礙平行;測試圖樣平行zh_TW
dc.subjectHardware Accelerator; Fault Simulation; Parallel-Fault; Parallel-Patternen_US
dc.title一個測試圖樣平行障礙平行序向邏輯電路障礙模擬硬體加速器zh_TW
dc.titleA Parallel-Pattern Parallel-Fault Fault Simulation Engine for Synchronous Sequential Circuitsen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
Appears in Collections:Thesis