Full metadata record
DC FieldValueLanguage
dc.contributor.author何智強en_US
dc.contributor.authorJyh-Chiarng Hoen_US
dc.contributor.author郭美雄en_US
dc.contributor.authorMei-Shong Kuoen_US
dc.date.accessioned2014-12-12T02:13:50Z-
dc.date.available2014-12-12T02:13:50Z-
dc.date.issued1994en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT830430113en_US
dc.identifier.urihttp://hdl.handle.net/11536/59307-
dc.description.abstract在本論文中,利用 OPUS 這套積體電路設計環境下,我們使用0.8微米 CMOS 全數位積體電路技術來實現BPSK直接順序之分散式頻譜通訊系統.這 個架構包括基頻發射器同調中頻(IF)接收器,在接收器中,又可分為解調電 路,搜尋 PN 碼電路和鎖相電路,在系統中最大的中頻(IF)取樣頻率為 50.8 MHz,最大的 PN 碼頻率為 12.7 MHz,且可接 100,200,400 Kps三種 不同的信號輸入頻率. This thesis describes a fully integrated digital BPSK DS spread spectrum transceiver chip fabricated through SPDM in 0.8 um CMOS. The design of a binary-phase shift-keyed (BPSK) spread spectrum chip set with an integrated CAD environment called OPUS The architecture includes a baseband spread spectrum transmitter and a coherent intermediate frequence(IF)receiver consisting of a demodulation loop,an acquisition loop for the pseudo-noise(PN) sequence, and a clock tracking loop. The transceiver is capable of operation at a maximum IF sampling rate of 50.8 MHz and a maximum chip rate of 12.7 MHz with selectable data rate of 100, 200, 400 Kbps.zh_TW
dc.language.isoen_USen_US
dc.subject分散式頻譜通訊系統; 直接順序;zh_TW
dc.subjectspreading spectrum communication; direct sequence;en_US
dc.title直接順序之分散式頻譜通訊系統設計zh_TW
dc.titleA Design of Direct Sequence Spreading Spectrum Communication Systemen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
Appears in Collections:Thesis