完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 張志強 | en_US |
dc.contributor.author | Chin-Chiang Chang | en_US |
dc.contributor.author | 黃宇中 | en_US |
dc.contributor.author | Yu-Chung Huang | en_US |
dc.date.accessioned | 2014-12-12T02:13:51Z | - |
dc.date.available | 2014-12-12T02:13:51Z | - |
dc.date.issued | 1994 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT830430125 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/59320 | - |
dc.description.abstract | 本論文是設計一種新式比較器電路以提升類比到數位(A/D) 轉換器的轉換 速度。新式比較器的設計採用二個匹配的CMOS反相器交叉相連成正回授的 結構,利用正回授特性提高速度使其具有10ns的響應時間。使用CMOS IC (4066和4069) 組成此設計證明它的確是一種比較電路,最後使用OPUS軟 體工具和0.8μm SPDM(Single Poly Double Metal) 製程技術製作成一個 面積為97.8μm×64.4μm的單矽晶片積體電路。 This work is a new design for speeding A/D converter. Two completely matched inverters formed by a cross-couple connection are applied in the design. Because of the characteristics of positive feedback,we can achieve a high speed frequency response . We assemble CMOS IC components to certify that this circuit is exactly a comparator.And then,we try to use the SPDM environment to implement this circuit. | zh_TW |
dc.language.iso | zh_TW | en_US |
dc.subject | 類比數位轉換器;比較器;正回授 | zh_TW |
dc.subject | A/D converter;comparator;positive feedback | en_US |
dc.title | 類比數位轉換器功效之改善 - 快速比較器之設計 | zh_TW |
dc.title | A development of the performance A/D converter - A design of the high speed comparator | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
顯示於類別: | 畢業論文 |