完整後設資料紀錄
DC 欄位語言
dc.contributor.author羅時彬en_US
dc.contributor.authorLuo, Shyr-Binen_US
dc.contributor.author張志揚en_US
dc.contributor.authorChi-Yang Changen_US
dc.date.accessioned2014-12-12T02:17:41Z-
dc.date.available2014-12-12T02:17:41Z-
dc.date.issued1996en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT850436027en_US
dc.identifier.urihttp://hdl.handle.net/11536/62102-
dc.description.abstract本論文設計和量測一個寬頻帶推挽式倍頻器。倍頻器由一個雙面微帶線 巴倫和直接接在平衡端口的兩個B類放大器組成。平衡式的結構提供內在 的基頻分量壓制。為了減小轉換損失,電路中不包含匹配電路。量測結果 顯示輸出端偏壓電路使用集總電容與電感線圈在倍頻輸出頻率 8-15GHz內 ,有2dB到5dB的轉換損失。輸出端使用微帶傳輸線偏壓電路在倍頻 輸出 頻率 8-15GHz內,有2dB到4dB的轉換損失。 In this thesis, a broadband push-pull frequency doubler is designed and measured. The doubler consists of a microstrip to parallel plate balun and a pair of class B amplifiers. The balanced line is connected to the gate of the amplifier. The balanced structure offers inherent suppression of the fundamental frequency. In order to get broader bandwidth, no matching circuits were used to minimize conversion loss. The doubler utilized lumped capacitor and air-core inductor as output bias circuit shows a conversion loss between 2 dB to 5 dB over an output frequency range of 8-15GHz. The other doubler utilized microstrip as output bias curcuit shows a conversion loss between 2 dB to 4dB over an output frequency range of 8-15GHz.zh_TW
dc.language.isozh_TWen_US
dc.subject倍頻器zh_TW
dc.subjectDoubleren_US
dc.subjectMultiplieren_US
dc.titleFET推挽式倍頻器之設計zh_TW
dc.titleThe Design of FET Push-Pull Doubleren_US
dc.typeThesisen_US
dc.contributor.department電信工程研究所zh_TW
顯示於類別:畢業論文