標題: An analysis of the ceiling height requirement for a large-scale semiconductor fab
作者: Wu, Muh-Cherng
Shih, Chang-Fu
Chen, Chen-Fu
工業工程與管理學系
Department of Industrial Engineering and Management
關鍵字: production management;semiconductor manufacture
公開日期: 2010
摘要: This paper proposes the proposition that the fab ceiling height may become a bottleneck for throughput in a large-scale semiconductor fab. To justify the proposition, we propose a systematic approach for the design of the fab ceiling height. In this approach, we develop a queuing network model to evaluate the cycle time performance of a fab design under a target throughput. This queuing network model is adapted from Connor et al. [1996. A queueing network model for semiconductor manufacturing. IEEE Transactions on Semiconductor Manufacturing, 9 (3), 412-427] by additionally treating the transportation facilities as finite-capacity resources. Numerical experiments were carried out. The results indicate that a large-scale fab with an inappropriate ceiling height may limit the installation of transportation capacity, which, in turn, limits the utilisation of tool capacity, and thus lowers the fab throughput that can be achieved.
URI: http://hdl.handle.net/11536/6281
http://dx.doi.org/10.1080/00207540902814322
ISSN: 0020-7543
DOI: 10.1080/00207540902814322
期刊: INTERNATIONAL JOURNAL OF PRODUCTION RESEARCH
Volume: 48
Issue: 12
起始頁: 3697
結束頁: 3706
Appears in Collections:Articles


Files in This Item:

  1. 000276471900017.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.