完整後設資料紀錄
DC 欄位語言
dc.contributor.authorGuo, Jyh-Chyurnen_US
dc.contributor.authorYeh, Chih-Tingen_US
dc.date.accessioned2014-12-08T15:09:00Z-
dc.date.available2014-12-08T15:09:00Z-
dc.date.issued2009-08-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2009.2022679en_US
dc.identifier.urihttp://hdl.handle.net/11536/6847-
dc.description.abstractA new 3-D gate capacitor model is developed to accurately calculate the parasitic capacitances of nanoscale CMOS devices. The dependences on gate length and width, gate electrode and dielectric thicknesses, gate-to-contact spacing, and contact dimension and geometry are fully incorporated in this model. The accuracy is certified by an excellent match with the 3-D interconnection simulation results for three structures with strip, square, and circular contacts. The features of being free from fitting parameters and proven accuracy over various geometries make this model useful for nanoscale MOSFET parasitic capacitance simulation and analysis. Furthermore, the developed capacitor model in the form of multidimensional integral can easily be deployed in general circuit simulators. This model predicts that the parasitic capacitance C(of) dominates around 25% of the intrinsic gate capacitance (C(gint)) in 80-nm MOSFETs and that the near nonscalability with gate length brings the weighting factor C(of)/C(gint) above 30%/40%/60% in 65-/45-/32-nm devices. It actually exceeds the limitation defined by the most updated ITRS and reveals itself as a show-stopper in high-speed and high-frequency circuit design.en_US
dc.language.isoen_USen_US
dc.subjectMOSFETen_US
dc.subjectnanoscaleen_US
dc.subjectparasitic capacitanceen_US
dc.subject3-D capacitor modelen_US
dc.titleA New Three-Dimensional Capacitor Model for Accurate Simulation of Parasitic Capacitances in Nanoscale MOSFETsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2009.2022679en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume56en_US
dc.citation.issue8en_US
dc.citation.spage1598en_US
dc.citation.epage1607en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000268282400006-
dc.citation.woscount5-
顯示於類別:期刊論文


文件中的檔案:

  1. 000268282400006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。