Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 陳冠勳 | en_US |
dc.contributor.author | Guan-Xun Chen | en_US |
dc.contributor.author | 李崇仁 | en_US |
dc.contributor.author | Chung-Len Lee | en_US |
dc.date.accessioned | 2014-12-12T02:28:06Z | - |
dc.date.available | 2014-12-12T02:28:06Z | - |
dc.date.issued | 2001 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT900428060 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/68754 | - |
dc.description.abstract | 由於超大型積體電路技術的快速進步,測試類比混合電路變得越來越困難。在這篇論文中,我們採用類比加法器把電壓量測轉換到時間量測來完成對數位類比轉換器所提出的內建測試方法。為了保證測試的精準度,在電路中會加上測試電路來針對製程容忍度所產生的誤差來作校正。此方法在八位元數位類比轉換器當待測電路下得到驗證。 | zh_TW |
dc.description.abstract | Testing analog/mixed-signal circuitry becomes more and more difficult due to the rapid advance of the VLSI technology. In this thesis, we propose a new BIST scheme for testing Digital-to-Analog Converters (DACs) by adopting an analog summer to transform the voltage measurement into the timing measurement. To guarantee the accuracy of testing, calibration circuits are added to calibrate errors on the testing circuit caused by process tolerance. The scheme has been demonstrated by using an 8-bit DAC under test. | en_US |
dc.language.iso | zh_TW | en_US |
dc.subject | 類比加法器 | zh_TW |
dc.subject | 製程容忍度 | zh_TW |
dc.title | 數位類比轉換器之內建測試電路研究 | zh_TW |
dc.title | A New BIST Scheme for Digital-to-Analog Converters | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
Appears in Collections: | Thesis |