完整後設資料紀錄
DC 欄位語言
dc.contributor.author陳冠勳en_US
dc.contributor.authorGuan-Xun Chenen_US
dc.contributor.author李崇仁en_US
dc.contributor.authorChung-Len Leeen_US
dc.date.accessioned2014-12-12T02:28:06Z-
dc.date.available2014-12-12T02:28:06Z-
dc.date.issued2001en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT900428060en_US
dc.identifier.urihttp://hdl.handle.net/11536/68754-
dc.description.abstract由於超大型積體電路技術的快速進步,測試類比混合電路變得越來越困難。在這篇論文中,我們採用類比加法器把電壓量測轉換到時間量測來完成對數位類比轉換器所提出的內建測試方法。為了保證測試的精準度,在電路中會加上測試電路來針對製程容忍度所產生的誤差來作校正。此方法在八位元數位類比轉換器當待測電路下得到驗證。zh_TW
dc.description.abstractTesting analog/mixed-signal circuitry becomes more and more difficult due to the rapid advance of the VLSI technology. In this thesis, we propose a new BIST scheme for testing Digital-to-Analog Converters (DACs) by adopting an analog summer to transform the voltage measurement into the timing measurement. To guarantee the accuracy of testing, calibration circuits are added to calibrate errors on the testing circuit caused by process tolerance. The scheme has been demonstrated by using an 8-bit DAC under test.en_US
dc.language.isozh_TWen_US
dc.subject類比加法器zh_TW
dc.subject製程容忍度zh_TW
dc.title數位類比轉換器之內建測試電路研究zh_TW
dc.titleA New BIST Scheme for Digital-to-Analog Convertersen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文