完整後設資料紀錄
DC 欄位語言
dc.contributor.author鄭之瑜en_US
dc.contributor.authorChih-Yu, Chengen_US
dc.contributor.author李鎮宜en_US
dc.contributor.authorDr. Chen-Yi, Leeen_US
dc.date.accessioned2014-12-12T02:28:13Z-
dc.date.available2014-12-12T02:28:13Z-
dc.date.issued2001en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT900428094en_US
dc.identifier.urihttp://hdl.handle.net/11536/68784-
dc.description.abstract數位訊號傳輸在通訊系統中逐漸佔有重要的地位,隨著資料量日益增加以及通訊環境複雜性升高,Forward Error Correction (FEC) 已成為通訊系統中必要的功能。在這篇論文中,我們針對ITU-T J.83B Cable Modem規格書中的FEC做討論。首先使用C程式完成整個系統的模擬,包含FEC Encoder和FEC Decoder;接下來用Verilog-HDL code完成FEC Decoder的部分,其中包括Trellis decoder,De-radomizer,De-interleaver,Reed-Solomon decoder的電路設計,且可符合Cable Modem中64-QAM與256-QAM兩種不同的模式,再使用0.35mm SPQM Avant! Cell library進行合成,並模擬無誤;最後以Xilinx的FPGA來驗證整個J.83B FEC Decoder的功能是否正確。 除了完整實現整個ITU J.83B FEC Decoder的硬體架構外,我們也針對了FEC Decoder提出了一些新的設計架構。在Trellis decoder中,對Viterbi decoder的trace back部分做了兩種不同的改進,第一種架構可以提升trace back的速度,第二種架構則能降低trace back所消耗的功率。而在De-interleaver中,我們提出了一種可以有效減少記憶體數量以及簡化位址產生器的方法。另外,我們使用了一個可以參數化的RS decoder HDL code產生器,輸入所需的參數即可得到RS decoder的Verilog code,其中所採用的解碼方式為Berlekamp-Massey algorithm,並且它提出了十分節省硬體的decomposed架構;但是因為在ITU J.83B中定義的RS decoder與一般有些許不同,因此我們必須對產生的RS decoder做修正才能使用。 在我們提出的架構下,以上述的Cell library合成,需要約44.2K的邏輯閘數目,以及8K*7 bit的single port記憶體。而最後以Xilinx XVC2000E FPGA測試,速度可達到12.5Msymbol/s。zh_TW
dc.description.abstractDigital signal transmission becomes dominant in data communication system these years. With the large amount of data quantity and complex transmission environment, Forward Error Correction (FEC) is getting important. This thesis focuses on the FEC decoder in ITU-T J.83B Cable Modem Network recommendation. At first, the function of FEC encoder and FEC decoder are simulated with C program, then we complete the hardware architecture, which contains Trellis decoder, De-randomizer, De-interleaver, and Reed-Solomon decoder. After synthesized by 0.35mm SPQM Avant! Cell library, our FEC decoder is also realized with Xilinx FPGA. In this thesis, some new hardware architectures are proposed for FEC decoder. In Trellis decoder, there are two proposals for trace-back module in Viterbi decoder. One can accelerate the trace back and the other can reduce the power consumption. Also, there is a novel method for De-interleaver to lessen the number of registers and simplify the calculation of memory addresses. Further, a parameterized Reed-Solomon decoder is employed in FEC decoder. It is easy to be programmed for different application and reduce the hardware complexity efficiently. However, the Reed-Solomon decoder needs to be modified because of the slight difference with the ordinary Reed-Solomon decoder. With the proposed architecture, the FEC decoder requires 44.2K gate counts with 0.35 Avanti! Cell library, and an 8K*7 bit RAM. And it can work at 12.5MHz with Xilinx XCV2000E FPGA device.en_US
dc.language.isozh_TWen_US
dc.subject纜線數據機zh_TW
dc.subject前置錯誤更正解碼器zh_TW
dc.subjectCable Modemen_US
dc.subjectForward Error Correctionen_US
dc.subjectTrellis Coded Modulationen_US
dc.subjectViterbi algorithmen_US
dc.subjectReed-Solomon Decoderen_US
dc.subjectBerlekamp-Massey algorithmen_US
dc.subjectFPGAen_US
dc.title適用於ITU-T J.83B纜線數據機的前置錯誤更正解碼器zh_TW
dc.titleA FEC Decoder for ITU-T J.83B Cable Modem Applicationen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文