Full metadata record
DC FieldValueLanguage
dc.contributor.author陳喬民en_US
dc.contributor.authorChauo-Min Chenen_US
dc.contributor.author高曜煌en_US
dc.contributor.authorYao-Huang Kaoen_US
dc.date.accessioned2014-12-12T02:28:33Z-
dc.date.available2014-12-12T02:28:33Z-
dc.date.issued2001en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT900435094en_US
dc.identifier.urihttp://hdl.handle.net/11536/68972-
dc.description.abstract本論文主要探討整數型(Integer-N)和分數型(Fractional-N)頻率合成器兩者之間的差異性,針對分數型(Fractional-N)頻率合成器設計中,討論分數突波的原因及改善方法,此合成器採用具有快速鎖頻、與低分數突波特性頻率解析度為0.0596 Hz之25位元三階ΣΔ調變器架構及一8模除頻器,並利用可程式陣列邏輯(FPGA)將數位電路加以實現﹔頻率合成器中所要使用到數位電路如相位檢測器、可程式計數器和ΣΔ調變器,亦有詳細設計﹔可程式計數器的設計中,可在結束位元件檢測電路中加上一D型正反器,提高整體工作頻率,並利用TSMC 1p4m 0.35微米金氧半製成加以實現。zh_TW
dc.description.abstractIn this thesis, a fractional-N frequency synthesizer wih improved fractional spurs is studied. It employed the 25 bits third-order sigma-delta modulator technique to achieve low fast settling time, low fractional spurs and 0.0596 Hz frequency resolution. The third-order sigma-delta modulator as well as eight mode divider are realized on FPGA. The differences performances between Integer-N and fractional-N frequency synthesizer are indicated. The digital circuits such as phase frequency detector, programmable counter and sigma-delta modulator are also designed. The operating frequency of programmable counter is enhanced with extra added a D-flip-flop structure. The programmable counter are fabricated by TSMC 0.35um CMOS 1p4m technology.en_US
dc.language.isozh_TWen_US
dc.subject金氧半zh_TW
dc.subject分數型zh_TW
dc.subject頻率合成器zh_TW
dc.subject除法器zh_TW
dc.subject整數型zh_TW
dc.subjectΣ-Δ調變器zh_TW
dc.subjectCMOSen_US
dc.subjectDCS-1800en_US
dc.subjectfractional-Nen_US
dc.subjectfrequency synthesizeren_US
dc.subjectInteger-Nen_US
dc.subjectΣ-ΔModulatoren_US
dc.title應用於DCS-1800之分數型頻率合成器設計zh_TW
dc.titleDesign of Fractional-N Frequency Synthesizer foren_US
dc.typeThesisen_US
dc.contributor.department電信工程研究所zh_TW
Appears in Collections:Thesis