完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsiao, Yuan-Wenen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-08T15:09:31Z-
dc.date.available2014-12-08T15:09:31Z-
dc.date.issued2009-05-01en_US
dc.identifier.issn0018-9480en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TMTT.2009.2017247en_US
dc.identifier.urihttp://hdl.handle.net/11536/7261-
dc.description.abstractTwo electrostatic discharge (ESD)-protected 5-GHz differential low-noise amplifiers (LNAs) are presented with consideration of pin-to-pin ESD protection. The pin-to-pin ESD issue for differential LNAs is addressed for the first time in the literature. Fabricated in a 130-nm CMOS process, both ESD-protected LNAs consume 10.3 mW under 1.2-V power supply. The first LNA with double-diode ESD protection scheme exhibits the power gain of 17.9 dB and noise figure of 2.43 dB at 5 GHz. Its human-body-model (HBM) and machine-model (MM) ESD levels are 2.5 kV and 200 V, respectively. With the same total parasitic capacitance from ESD protection devices, the second LNA with the proposed double silicon-controlled rectifier (SCR) ESD protection scheme has 6.5-kV HBM and 500-V MM ESD robustness, 17.9-dB power gain, and 2.54-dB noise figure at 5 GHz. The ESD test results have shown that the pin-to-pin ESD test is the most critical ESD-test pin combination for the conventional double-diode ESD protection scheme. With the proposed double-SCR ESD protection scheme, the pin-to-pin ESD robustness can be significantly improved without degrading RF performance. Experimental results have shown that the ESD protection circuit for LNA can be co-designed with the input matching network to simultaneously achieve excellent ESD robustness and RF performance.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjectlow-noise amplifier (LNA)en_US
dc.subjectpower-rail ESD clamp circuiten_US
dc.subjectRF integrated circuit (RF IC)en_US
dc.subjectsilicon-controlled rectifier (SCR)en_US
dc.subjectsubstrate-triggered techniqueen_US
dc.titleA 5-GHz Differential Low-Noise Amplifier With High Pin-to-Pin ESD Robustness in a 130-nm CMOS Processen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TMTT.2009.2017247en_US
dc.identifier.journalIEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUESen_US
dc.citation.volume57en_US
dc.citation.issue5en_US
dc.citation.spage1044en_US
dc.citation.epage1053en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000266040900004-
dc.citation.woscount11-
顯示於類別:期刊論文


文件中的檔案:

  1. 000266040900004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。