標題: | Area-Efficient ESD-Transient Detection Circuit With Smaller Capacitance for On-Chip Power-Rail ESD Protection in CMOS ICs |
作者: | Chen, Shih-Hung Ker, Ming-Dou 電機學院 College of Electrical and Computer Engineering |
關鍵字: | Electrostatic discharge;ESD protection design;ESD-transient detection circuit;power-rail ESD clamp circuit |
公開日期: | 1-May-2009 |
摘要: | The RC-based power-rail electrostatic-discharge (ESD) clamp circuit with big field-effect transistor (BigFET) layout style in the main ESD clamp n-channel metal-oxide-semiconductor (NMOS) transistor was widely used to enhance the ESD robustness of a CMOS IC fabricated in advanced CMOS processes. To further reduce the occupied layout area of the RC in the power-rail ESD clamp circuit, a new ESD-transient detection-circuit realized with smaller capacitance has been proposed and verified in a 0.13-mu m CMOS process. From the experimental results, the power-rail ESD clamp circuit with the new proposed ESD-transient detection circuit can achieve a long-enough turn-on duration and higher ESD robustness under ESD stress condition, as well as better immunity against mistrigger and latch-on event under the fast-power-on condition. |
URI: | http://dx.doi.org/10.1109/TCSII.2009.2019164 http://hdl.handle.net/11536/7318 |
ISSN: | 1549-7747 |
DOI: | 10.1109/TCSII.2009.2019164 |
期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS |
Volume: | 56 |
Issue: | 5 |
起始頁: | 359 |
結束頁: | 363 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.