完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWei, Ting-Chenen_US
dc.contributor.authorLiu, Wei-Changen_US
dc.contributor.authorTseng, Chi-Yaoen_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.date.accessioned2014-12-08T15:09:34Z-
dc.date.available2014-12-08T15:09:34Z-
dc.date.issued2009-05-01en_US
dc.identifier.issn0098-3063en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCE.2009.5174401en_US
dc.identifier.urihttp://hdl.handle.net/11536/7319-
dc.description.abstractIn this paper, an OFDM baseband receiver for DVB-T/H is presented. The receiver contains four synchronizations, an OFDM symbol synchronization, a carrier synchronization, a sampling clock synchronization and a scattered pilots synchronization. This paper proposes several novel designs to reduce the synchronization latency and hardware complexity. The carrier and clock synchronization loops are fully digitalized schemes. The scattered pilots synchronization adopts a two stages scheme to reduce the detection latency. In addition, the pre-filling scheme reduces the latency of channel estimation. The design result shows that the equivalent gate count is about 810K gates including 102.8KB memory(1).en_US
dc.language.isoen_USen_US
dc.subjectOFDMen_US
dc.subjectSynchronizationen_US
dc.subjectDVBen_US
dc.titleLow Complexity Synchronization Design of an OFDM Receiver for DVB-T/Hen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCE.2009.5174401en_US
dc.identifier.journalIEEE TRANSACTIONS ON CONSUMER ELECTRONICSen_US
dc.citation.volume55en_US
dc.citation.issue2en_US
dc.citation.spage408en_US
dc.citation.epage413en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000267941600017-
dc.citation.woscount3-
顯示於類別:期刊論文


文件中的檔案:

  1. 000267941600017.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。