完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wei, Ting-Chen | en_US |
dc.contributor.author | Liu, Wei-Chang | en_US |
dc.contributor.author | Tseng, Chi-Yao | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.date.accessioned | 2014-12-08T15:09:34Z | - |
dc.date.available | 2014-12-08T15:09:34Z | - |
dc.date.issued | 2009-05-01 | en_US |
dc.identifier.issn | 0098-3063 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCE.2009.5174401 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/7319 | - |
dc.description.abstract | In this paper, an OFDM baseband receiver for DVB-T/H is presented. The receiver contains four synchronizations, an OFDM symbol synchronization, a carrier synchronization, a sampling clock synchronization and a scattered pilots synchronization. This paper proposes several novel designs to reduce the synchronization latency and hardware complexity. The carrier and clock synchronization loops are fully digitalized schemes. The scattered pilots synchronization adopts a two stages scheme to reduce the detection latency. In addition, the pre-filling scheme reduces the latency of channel estimation. The design result shows that the equivalent gate count is about 810K gates including 102.8KB memory(1). | en_US |
dc.language.iso | en_US | en_US |
dc.subject | OFDM | en_US |
dc.subject | Synchronization | en_US |
dc.subject | DVB | en_US |
dc.title | Low Complexity Synchronization Design of an OFDM Receiver for DVB-T/H | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCE.2009.5174401 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CONSUMER ELECTRONICS | en_US |
dc.citation.volume | 55 | en_US |
dc.citation.issue | 2 | en_US |
dc.citation.spage | 408 | en_US |
dc.citation.epage | 413 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000267941600017 | - |
dc.citation.woscount | 3 | - |
顯示於類別: | 期刊論文 |