完整後設資料紀錄
DC 欄位語言
dc.contributor.author陳玄澤en_US
dc.contributor.authorChen, Hsuan-Tseen_US
dc.contributor.author渡邊浩志en_US
dc.contributor.authorWatanabe, Hiroshien_US
dc.date.accessioned2014-12-12T02:44:41Z-
dc.date.available2014-12-12T02:44:41Z-
dc.date.issued2014en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT070060317en_US
dc.identifier.urihttp://hdl.handle.net/11536/76039-
dc.description.abstract  在寫入狀態下進行保存度(retention)測試和在抹除狀態下結果是不同的,氧化層電場對於保存度測試有明顯的相依性。透過新的理論可以區分出烘烤時氧化層捕獲電荷和浮停閘極儲存電荷量的變化。更進一步可以探討在不同氧化層電場下烘烤對氧化層捕獲電荷的影響。烘烤前記憶體處在寫入狀態,電子離開陷阱應該是烘烤過程主要的現象;烘烤前記憶體處在抹除狀態,電洞離開陷阱應該是烘烤過程主要的現象。此外,烘烤前若屬抹除狀態較大的氧化層電場在烘烤時會造成較多的捕獲電洞聚集在靠近矽表面的氧化層是一個可能的模型。zh_TW
dc.description.abstract  Data retention characteristics of program state is different from erase state. There is evident dependence on E-field on oxide for retention test. Through new method can extract the amount of floating gate charge apart from oxide trapped charge by bake. Furthermore, we can analyze the process of oxide trapped charge shift at different E-field on oxide by bake. When memory cell is at program state before bake, electron detrap should be the main process. When memory cell is at erase state before bake, hole detrap should be the main process. Thus, as a possible model, at erase state for higher E-field on oxide more hole are trapped to oxide near silicon surface.en_US
dc.language.isoen_USen_US
dc.subject快閃記憶體zh_TW
dc.subject保存度zh_TW
dc.subject可靠度zh_TW
dc.subject陷阱zh_TW
dc.subjectFlash memoryen_US
dc.subjectretentionen_US
dc.subjectreliabilityen_US
dc.subjecttrapen_US
dc.title氧化層電場對NAND快閃記憶體保存度影響之研究zh_TW
dc.titleEffect of E-field on oxide in NAND Flash memory retentionen_US
dc.typeThesisen_US
dc.contributor.department電信工程研究所zh_TW
顯示於類別:畢業論文